One of the primary advantages of surface mount technology (SMT) over through-hole technology is that SMT allows the assembly of components on both sides of the printed circuit board (PCB). Currently, area array components such as ball grid array (BGA) and chip-scale package (CSP) assemblies are being used in double-sided configurations for network and memory device applications as they reduce the routing space and improve electrical performance (Shiah, A. C., and Zhou, X., 2002, “A Low Cost Reliability Assessment for Double-Sided Mirror-Imaged Flip Chip BGA Assemblies,” Proceedings of the Seventh Annual Pan Pacific Microelectronics Symposium, Maui, Hawaii, pp. 7–15, and Xie, D., and Yi, S., 2001, “Reliability Design and Experimental work for Mirror Image CSP Assembly”, Proceedings of the International Symposium on Microelectronics, Baltimore, October, pp. 417–422). These assemblies typically use a “mirror image” configuration wherein the components are placed on either side of the PCB directly over each other; however, other configurations are possible. Double-sided assemblies pose challenges for thermal dissipation, inspection, rework, and thermal cycling reliability. The scope of this paper is the study of the reliability of double-sided assemblies both experimentally and through numerical simulation. The assemblies studied include single-sided, mirror-imaged, 50% offset CSP assemblies, CSPs with capacitors on the backside, single-sided, mirror-imaged plastic ball grid arrays (PBGAs), quad flat pack (QFP)/BGA mixed assemblies. The effect of assembly stiffness on thermal cycling reliability was investigated. To assess the assembly flexural stiffness and its effect on the thermal cycling reliability, a three-point bending measurement was performed. Accelerated thermal cycling cycles to failure were documented for all assemblies and the data were used to calculate the characteristic life. In general, a 2X to 3X decrease in reliability was observed for mirror-image assemblies when compared to single-sided assemblies for both BGAs and CSPs on 62mil test boards. The reliability of mirror-image assemblies when one component was an area array device and the other was a QFP was comparable to the reliability of the single-sided area array assemblies alone, that is, the QFP had almost no influence on the double-sided reliability when used with an area array component. Moiré interferometry was used to study the displacement distribution in the solder joints at specific locations in the packages. Data from the reliability and moiré measurements were correlated with predictions generated from three-dimensional finite element models of the assemblies. The models incorporated nonlinear and time-temperature dependent solder material properties and they were used to estimate the fatigue life of the solder joints and to obtain an estimate of the overall package reliability using Darveaux’s crack propagation method.

1.
Ghaffarian
,
R.
, 1999, “
CSP Reliability for Single- and Double-Sided Assemblies
,”
Chip Scale Rev.
,
3
, pp.
34
39
.
2.
Ejim
,
T.
,
Gahr
,
S.
,
Occhipanti
,
M.
, and
Lynott
,
G.
, 2000, “
Attachment Reliability of Chip Scale Packages With Various Constructions
,”
Proceedings of the Surface Mount Technology Association International
, Rosemont, IL, September 22–26, pp.
845
849
.
3.
Ejim
,
T.
,
Hollesen
,
D. B.
,
Holliday
,
A.
,
Gahr
,
S. A.
, and
Coyle
,
R. J.
, 1997, “
Assembly and Reliability of Thermally Enhanced High I/O BGA Packages
,”
Proceedings of the 21st IEEE, Components Packaging and Manufacturing Technologies International Electronics Manufacturing Technology Symposium
, Austin, TX, October 13–15, pp.
25
31
.
4.
Nakajima
,
K.
,
Lewis
,
A.
, and
Brathwaite
,
N.
, 1998, “
Implementation and Qualification of Chip Scale Package on-Board Assembly Process
,”
Proceedings of the IPC Chip Scale and BGA National Symposium
,
2
, Northbrook, IL, May 6–7, pp.
52
58
.
5.
Shiah
,
A. C.
, and
Zhou
,
X.
, 2002, “
A Low Cost Reliability Assessment for Double-Sided Mirror-Imaged Flip Chip BGA Assemblies
,”
Proceedings of the Seventh Annual Pan Pacific Microelectronics Symposium
, Maui, Hawaii, Jan. 30–Feb. 1, pp.
7
15
.
6.
Xie
,
D.
, and
Yi
,
S.
, 2001, “
Reliability Design and Experimental work for Mirror Image CSP Assembly
,”
Proceedings of the International Symposium on Microelectronics
, Baltimore, October 9–11, , pp.
417
422
.
7.
IPC-SM-785, 1992, “
Guidelines for Accelerated Reliability Testing of Surface Mount Solder Attachments
,” The Institute for Interconnecting and Packaging Electronic Circuits, Northbrook, IL, pp.
1
43
.
8.
Pitarresi
,
J.
,
Chaparala
,
S.
, and
Sammakia
,
B.
, 2000, “
A Parametric Solder Joint Reliability Model for Waferlevel Chip Scale Package
,”
50th Electronic Components Technology Conference
, San Diego, May 27–30.
9.
Anand
,
L.
, “
Constitutive Equations for Hot-Working of Metals
,” 1985,
Int. J. Plast.
0749-6419,
1
, pp.
213
231
.
10.
Darveaux
,
R.
, 1997, “
Solder Joint Fatigue Life Model
,”
Proceedings of the TMS Annual Meeting
, Orlando, FL, February 9–13, pp.
213
218
.
11.
Darveaux
,
R.
, 2000, “
Effect of Simulation Methodology on Solder Joint Crack Growth Correlation
,”
Electronic Components Technology Conference
, Las Vegas, June 1–3, pp.
1048
1063
.
12.
Darveaux
,
R.
,
Banerji
,
K.
,
Mawer
,
A.
, and
Dody
,
G.
, 1995, “
Reliability of Plastic Ball Grid Array Assembly
,”
Ball Grid Array Technology
,
J.
Lau
, ed.,
McGraw–Hill
, New York.
13.
Post
,
D.
,
Han
,
B.
, and
Ifju
,
P.
, 1994,
High Sensitivity Moiré
,
Springer-Verlag
, New York.
14.
Rayner
,
J.
, and
Pitarresi
,
J. M.
, 1999, “
Sample Preparation for Moiré Interferometry
,”
Proceedings of the Society of Experimental Mechanics
, Cincinnati, OH, June 11–13, pp.
11
14
.
You do not currently have access to this content.